# NPS 62-80-003PR <br> NAVAL POSTGRADUATE SCHOOL Monterey, California 



```
DIGITAL CONTROL AND INTERFACING FOR A HIGH
                    SPEED SATELLITE
    COMMUNICATIONS SIGNAL PROCESSOR
```

John E. Ohlson<br>Richard Mead

```
\[
\text { January } 1980
\]
Project Report
```

Approved for public release; distribution unlimited
Prepared for: Naval Electronic Systems Command PME-106-1
Washington, D.C. 20360

Rear Admiral T. F. Dedman
Jack R. Borsting Superintendent

The work reported herein was supported in part by the Naval Electronic Systems Command, PME-106-1.

Reproduction of all or part of this report is authorized. This report was prepared byi

| REPORT DOCUMENTATION PAGE | READ INSTRUCTIONS <br> BEFORE COMPLETING FORM |
| :---: | :---: |
| 1. REPORT NUMBER 2. GOVT ACCESSION NO. <br> NPS62-80-003PR  | 3. RECIPIENT'S CATALOG NUMEER |
| 4. TITLE (and Subitito) <br> Digital Control and Interfacing for a High Speed Satellite Communications Signal Processor | 5. TYPE OF REPORT \& PERIOD COVERED <br> Project Report <br> 6. PERFORMING ORG. REPORT NUMBER |
| John E. Ohlson Richard Mead | 8. CONTRACT OR GRANT NUMBER(0) |
| 9. PERFORMING ORGANIZATION NAME AND ADORESS Naval Postgraduate School Monterey, California 93940 | 10. PROGRAMELEMENT. PROJECT, TASK AREA WORK UNIT NUMBERS N0003980WR09137 |
| 11. CONTROLLING OFFICE NAME ANO ADDRESS Naval Postgraduate School Monterey, California 93940 | $\begin{aligned} & \text { 12. REPORT OATE } \\ & \text { January } 1980 \\ & \text { 13. NUMBEROF DAGES } \\ & 105 \end{aligned}$ |
| 14. MONITORING AGENCY NAME \& ADORESS(If different from Controlling Offlico) | 15. SECURITY CLASS. (ot thia roport) <br> Unclassified <br> 15a. DECLASSSIFICATION/DOWNGRADING SCHEDULE |

16. DISTRIBUTION STATEMENT (Of this Report)

Approved for public release; distribution unlimited
17. DISTRIBUTION STATEMENT (Of the abetract ontored in Biock 20, if differont from Report)
18. SUPPLEMENTARY NOTES
19. KEY WORDS (Continue on reverse side if nocessary and identify by biock number)

Digital Interface, Array Processor, Data Acquisition Unit
20. ABSTRACT (Continue on reverse oide if neceesary and identlfy by biock number)

A digital interface has been designed and constructed as part of the Naval Postgraduate School Satellite Signal Analyzer System. This interface enables a Floating Point System, AP-l2øB, Array Processor to perform Direct Memory Access transfers with the Data Acquisition Unit.

## ABSTRACT

A digital interface has been designed and constructed as part of the Naval Postgraduate School Satellite Signal Analyzer System. This interface enables a Floating Point System, AP-12øB, Array Processor to perform Direct Memory Access transfers with the Data Acquisition Unit.

## TABLE OF CONTENTS

I. INTRODUCTION ..... 9
A. BACKGROUND ..... 9
B. SPECIFIC GOALS ..... 9
C. SCOPE OF THIS REPORT ..... 9
D. SATELLITE SIGNAL ANALYZER- ..... 10
II. DESIGN CONCEPTS- ..... 12
III. AP/IOP-16 CHARACTERISTICS ..... 13
IV. DAU MODIFICATIONS ..... 29
A. INTRODUCTION ..... 29
B. MODIFICATION OBJECTIVES- ..... 29
C. ADDITIONAL HARDWARE- ..... 33

1. Overview ..... 33
2. Data and Control Lines ..... 33
3. Control Signals and Address Lines- - - ..... 33
4. Block Mode Read- ..... 46
5. Toggle Mode Read - - - - - - - - - ..... 49
V. FLOATING POINT SYSTEMS AP-12øB (AP) SIMULATOR- - ..... 62
A. INTRODUCTION ..... 62
B. AP SIMULATOR OPERATION ..... 62
C. USE OF AP SIMULATOR- ..... 64
VI. AP SOFTWARE- ..... $7 \varnothing$
VII. CONCLUSION ..... 71
APPENDIX A - SOFTWARE PROGRAM- ..... 72
APPENDIX B - DAU CIRCUIT BOARD SCHEMATICS- ..... 74
APPENDIX C - DAU BOARD COMPONENT LAYOUTS ..... 32
APPENDIX D - DAU WIRING LISTS- ..... 86
LIST OF REFERENCES ..... $1 \varnothing 4$
INITIAL DISTRIBUTION ..... $1 \varnothing 5$

## LIST OF FIGURES

1. DAU System Block Diagram- ..... 11
2. IOP Registers and Data Paths- ..... 14
3. Timing Diagram IOP to External Device ..... 19
4. Timing Diagram External Device to IOP ..... 21
5. Typical External Bus Line ..... 24
6. AP Backplane Connector- ..... 25
7. $A P-12 \emptyset B-B a c k p l a n e$ ..... 27
8. AP-l2ØB Simulator Backplane ..... 28
9. DAU Board 8 ..... $3 \varnothing$
1ø. DAU Board $1 \varnothing$ ..... 31
10. DAU Board 3 ..... 34
11. Typical Combinational Logic For AP Data and Address Lines Through $864 \varnothing$ Receivers on DAU Board 15 ..... 37
12. DAU Board 12-1 ..... 38
13. DAU Board 15- ..... $4 \varnothing$
14. Positions of Control Switches 1 and 2 on DAU Board 15 ..... 41
15. Truth Table for BUSDAG $\varnothing$ and BUSDRG $\varnothing$ ..... 44
16. DAU Board l6- ..... 52
17. DAU Board 12-2 ..... 58
18. Block Mode Read Timing Diagram- - - - - - - - - ..... $6 \varnothing$
2ø. Toggle Mode Read Timing Diagram ..... 61
19. AP Simulator Circuit Schematic- ..... 63

## LIST OF TABLES

I. IOP External Bus Signals ..... 17
II. Summary of AP/IOP Signals and Their State at Different DAU System Locations - - - - - - - - ..... 23
III. Test Points and Lights on DAU Board 15 ..... 57
IV. AP Simulator Summary ..... 65
V. AP Simulator Operation ..... 69

This page intentionally blank.

## I. INTRODUCTION

A. BACKGROUND

This project is one of a series of research projects undertaken by the Naval Postgraduate School (NPS) Satellite Communications Laboratory concerning Navy UHF Satellite Communications. In March of 1977, this laboratory received funding from PME lø6-l of the Naval Electronic Systems Command (NAVELEX) to develop, design and construct a Satellite Communication (SATCOM) Signal Analyzer at NPS. The purpose of the SATCOM Signal Analyzer is to provide high speed spectrum analysis of the Navy UHF communication satellite transponders while in orbit.

## B. SPECIFIC GOALS

The specific goals in the development of this system are: (l) to provide all necessary equipment to make realtime measurements at NPS; (2) develop satellite signal analysis techniques; (3) to provide equipment design for use in a follow-on version of the Fleet Satellite Monitoring System (FSM) presently in use at the Naval Communication Stations to monitor the GAPFILLER and FLTSAT satellites.

## C. SCOPE OF THIS REPORT

Figure $l$ is a simplified block diagram of the SATCOM Signal Analyzer System. This report documents the design and construction of the interface between the Data Acquisi-
tion Unit (DAU) and the Floating Point Systems AP-12øB Array Processor, shown as a dashed line.
D. SATELLITE SIGNAL ANALYZER

The SATCOM Signal Analyzer has been constructed around an INTERDATA $7 / 32$ minicomputer system, which provides all the necessary control for most of the equipment in the system. High speed signal processing of data acquired, analog-to-digital converted and buffered in the Data Acquisition Unit is provided by the AP-l2øB Array Processor, as a peripheral device to the INTERDATA 7/32. Additional peripherals are provided for display, control, and software support as shown in Figure 1.

It is recommended that references $L^{-} 1 \_$and $\left.L^{-}{ }^{2}\right]$ be digested by the reader to ascertain initial design concepts and implementation preceding this report.

DAU SYSTEM BLOCK DIAGRAM

## II. DESIGN CONCEPTS

The design goals for the SATCOM Signal Analyzer have been ordered in two major phases. Phase I produced an operational signal analyzer, including a working Data Acquisition Unit (DAU) integrated into the installed system. The first phase is presented in $L^{-1} \bar{T}$ and $L_{2} \bar{T}$. Phase II is intended to optimize the system performance within the constraints of the present devices. Phase II involves modifications of the DAU to allow a direct interface with the AP-l2øB. This means data previously acquired and buffered in the DAU, then passed to the $7 / 32$, then to the $A P-12 \emptyset B$ for processing will now be sent directly to the $A P-l 2 \emptyset B$ resulting in a considerable savings of system overhead. This will also allow the INTERDATA $7 / 32$ to perform more control functions and greatly increase system throughput rates.

## III. AP/IOP-16 CHARACTERISTICS

The Array Processor, AP-12øB, has an input/output port (IOP) that provides for a hardware interface design connection to an external device, i.e. the DAU. The internal $I / O$ registers and Direct Memory Access (DMA) converse with an external device via the IOP. The IOP appears to the DAU, or any external device, as a data bus 16 bits wide, an address bus $2 \emptyset$ bits wide, and control lines $\underline{\square}^{3}$ _, see Figure 2. The IOP uses a separate DMA priority level compared to that of the $A P-12 \not)^{\prime}$ processor and the host interface INTERDATA 7/32. This implies that while the AP-l2ØB is accessing memory, the IOP and $7 / 32$ can perform time multiplexed cycle stealing. The memory controller of the $A P-l 2 \emptyset B$ grants the priority of requests as follows: 7/32 highest, IOP next, AP-l2øB processor last. Thus, cycles stolen by the $7 / 32$ and IOP are transparent to an executing $A P-12 \emptyset B$ program.

The IOP is comprised of four DMA registers and a data register organized around the Host Data (HD) bus, see Figure 2. All data going from/to the DAU to/from the IOP passes through this $H D$ bus. Note that data from the $A P-12 \emptyset B$ memory to the IOP data register passes through the main data (MD) bus. Data from the IOP to $A P-12 \emptyset B$ memory goes over the main data input (MDI) bus. Data and DMA control words pass from the AP internal registers to the IOP DMA control registers via the $I / O$ bus. Main data memory addresses are

supplied to the AP main data memory over the memory address (MA) bus. Note that there is a direct path from the External Device Address Register (HMA2) to the external address bus. An important point to remember is that while the $7 / 32$ and the IOP have a common access to the $A P-12 \emptyset B I / O$ and $M D$ buses, the two interfaces cannot directly communicate. Intercommunication must be effected by executing AP-12øB programs [3].

Utilizing the four DMA control registers, the IOP regulates block transfers to/from the DAU. The External Device Address Register (HMA2) maintains the address of the peripheral device or memory for the source/destination of the transferred data. The Word Count register (WC2) counts the number of data words in the DMA process. When WC2 hits zero the DMA transfer stops. Hardware prevents WC2 from counting past zero. The AP-12øB Memory Address Register (APMA2) points to consecutive locations in Main Data memory during the DMA transfer. The DMA Control Register (CTL2) controls the direction, mode of transfer, and provides status information pertaining to the transfer. HMA2, WC2, APMA2, and CTL2 are all 16 bits wide. A precise functional description of the CTL2 bits is provided in [-3_7.

While either the external device, DAU in this case, or the $A P-12 \not \varnothing_{B}$ can initiate DMA transfers, this design utilizes only DMA transfers initiated from the AP-12øB. The IOP DMA control registers are accessed by the AP as devices on the

AP internal I/O bus. The AP selects a particular register and loads its address into the Device Address (DA) register. Then when the DA register is set the AP can load the selected register. Note that single word DMA transfers are made by setting $\mathrm{WC} 2=\varnothing \emptyset \emptyset \emptyset \emptyset 1$.

The rate at which the IOP can DMA transfer words over the external bus depends on the speed of Main Data (MD) Memory. The maximum rate is one l6-bit word/667ns or 1.5 MHz . It is possible for Host interference to cause a delay of up to $5 \not \emptyset \emptyset n s$ on an individual cycle. Note that since the Host has a higher priority level to access MD memory, it could conceivably lock out the IOP. However, the 7/32 can transfer at a rate of 1 MHz only if it is performing no other operations. Thus the IOP should be able to access MD memory during simultaneous transfers.

The IOP provides 16 data lines, $2 \varnothing$ address lines, and three control signals to the DAU. These signal names and their functions are listed in Table 1.

The device that initiates the DMA transfer assumes the driver role. The driver places the appropriate address on the address lines, enables data onto the data lines, puts BUSC in the proper state. After allowing a specified time for data and address lines to settle, the driver asserts BUSM to initiate the transfer. Having performed the task as directed, the driven device responds with BUSYN. The driver then removes BUSM upon receiving BUSYN, and after

## IOP EXTERNAL BUS SIGNALS

SIGNAL
BUSD 16-BUSD $\varnothing \varnothing$
(APD 16-APD $\varnothing \varnothing$ )
BUSA 19-BUSA $\varnothing \varnothing$
(APA 19-APA $\varnothing \varnothing$ )

BUSMSYN (BUSM)

BUSSYN (BUSYN)

BUSC

## FUNCTION

16 data transfer lines
$2 \emptyset$ external device address lines. Used by the driving device to select a register in the driven device. Note BUSA $\varnothing \varnothing$ is always zero (high).

BUSMASTER. Driving device synchronization strobe. Initiates data transfer in the driven device.

BUSYNCHRONIZER. Drive device synchronization strobe. Indicates to the driving device that the driven device has either accepted data or has data ready for the driver to accept.

BUS CONTROL signal. Used by the driving device to select the direction of transfer. Low ("l") selects driver to driven device. High ("ø") selects driven to driver.

Note: With respect to this report, at all times the IOP is the driving device and the DAU is the driven device.
allowing for propagation delay in the cable, releases the data and address lines. When the driven device receives false BUSM (low), it removes BUSYN and the cycle is ready to start again.

For the purposes of this report, the IOP will assume the driver role during all DMA transfers. A diagram of the timing relationships among bus signals is shown in Figure 3. A cycle begins with the IOP driving the address and data lines to a desired state and forcing BUSC true (low on the bus), for transfer from IOP to DAU. After a delay of løøns (minimum) to allow address and data to propagate and stabilize, the IOP drives BUSM true (low on the bus). If the DAU was prepared to accept the data, it would strobe the data into the addressed register and drive BUSYN true (low on the bus). A maximum of løøns after the IOP receives BUSYN true, it removes BUSM, i.e. makes it false (high on the bus). The address lines are held true a minimum of løøns after BUSM goes false to insure against a change while BUSM is still true. The IOP considers the cycle over when it removes the address lines. The external device should remove BUSYN no later than $2 \emptyset \emptyset n s$ after BUSM goes false to prevent interfacing with the next cycle. BUSM will go true again a minimum of $3 \emptyset \emptyset n s$ after it goes false. The actual time depends on the number of cycles stolen by Host from AP-12ØB MD memory.

Note that the cycle time is actually dependent on the speed with which the driven device responds with BUSYN.

$$
\begin{aligned}
& \text { BUSD } \\
& \text { (APD) } \\
& \text { BUSA } \\
& \text { (APA) } \\
& \text { BUSC } \\
& \text { BUSM } \\
& \text { BUSYN }
\end{aligned}
$$

$$
\begin{aligned}
& \text { - high level } \\
& \text { - low level }
\end{aligned}
$$

This dependency allows DMA transfers to take place at the driven device speed. A time-out circuit is provided in the IOP to prevent "hanging" the IOP forever if the external device fails to respond due to an error [ ${ }^{3}$ _ $\overline{\text {. }}$. The factory installed time-out is $2 \varnothing$ microseconds. If no response is seen within that time, the entire DMA process is terminated. This time-out may be lengthened or disabled by adjusting the resistor-capacitor timing on chip A-19 of board 237. The resistor, $\mathrm{R}_{\mathrm{T}}$, should be kept in the range $5 \mathrm{k} \Omega<\mathrm{R}_{\mathrm{T}}<5 \emptyset \mathrm{k} \Omega$. Defining $T W$ as pulse width, the equation $T W=(\varnothing, 32)\left(R_{T} \cdot C_{E X T}\right)$ ( $1+\varnothing .7 / R_{T}$ ) applies for chip A-19 (74123) where $\varnothing .32$ is a constant, $R_{T}=k \Omega$ (total), $C_{E X T}=$ picofarad. As of this report, $R_{T}=39 k \Omega$ and $C_{E X T}=33$ microfarads resulting in a pulse width TW of $5 \emptyset \emptyset$ miliseconds.

The timing diagram for a DMA transfer from the external device to the IOP under IOP control is shown in Figure 4. First the IOP drives address data onto the bus. BUSC is left false (high on the bus) to indicate the transfer is from the external device to the DAU. A minimum of løøns after the address is driven, BUSM goes true (low on the bus). Upon receiving BUSM true, the external device should drive data onto the bus and return BUSYN, all within 0.5 s from the assertion of BUSM. When the IOP receives BUSYN true, the IOP will wait a minimum of $25 \emptyset$ ns to allow the data to propagate and settle, before strobing it into the DATA2 Register. When data is latched, the IOP will remove BUSM
(AUSA)
and a minimum of $l \not \emptyset \emptyset n s$ Later remove the address data from the bus. The external device should remove BUSYN and the data no later than $2 \not \emptyset \emptyset n s$ after BUSM goes false. The IOP will drive BUSM true (low on the bus) again no sooner than $3 \varnothing \varnothing n s$ after it went false.

To assist the reader and system user, a summary of AP/ IOP signals and their active states at different DAU system locations is provided in Table II.

All of the external bus signals are open collector bidirectional lines. A signal is considered true when in the low state on the bus. The method recommended by Floating Point Systems for interfacing is shown in Figure 5. The drivers are 7438 open-collector buffers. The receivers are $864 \emptyset$ bus receivers. One line input to each driver-receiver pair is connected to BUSC or $\overline{\text { BUSC }}$ to appropriately enable or disable the chip for directional control of data flow. Appendix $D$ contains a wiring pin-out list for the backplane of the AP. Data is carried to the external device via a Ribbon cable. Figure 6 shows a representation of the AP backplane as viewed from the back of the AP. Note there are two input terminals IN1 and IN2 and two output terminals OUT1 and OUT2 referenced with respect to the AP. Since the SATCOM LAB has only one IOP-16, terminals INl and OUT 1 are used. The terminal block referenced on Figure 6 is placed in the OUTl terminal location. The ribbon cable enters the IN1 location.

SUMMARY OF AP/IOP SIGNALS AND THEIR STATE AT DIFFERENT DAU SYSTEM LOCATIONS
INSIDE AP* BUS CABLE INSIDE

BUSC

BUSM

$$
\begin{aligned}
& \mathrm{H}=+5=\mathrm{T}=1 \\
& \mathrm{~L}=\mathrm{GND}=\mathrm{F}=\varnothing
\end{aligned}
$$

$\mathrm{L}=\mathrm{GND}=\mathrm{T}=\varnothing$
$\mathrm{H}=+5=\mathrm{F}=1$
$\mathrm{H}=+5=\mathrm{T}=1$
$\mathrm{L}=\mathrm{GND}=\mathrm{F}=\varnothing$
$\mathrm{H}=+5=\mathrm{T}=1$
$\mathrm{L}=\mathrm{GND}=\mathrm{T}=\varnothing$
$\mathrm{L}=\mathrm{GND}=\mathrm{G}=\varnothing$
$\mathrm{H}=+5=\mathrm{F}=1$
$\mathrm{H}=+5=\mathrm{T}=1$
$\mathrm{L}=\mathrm{GND}=\mathrm{F}=\varnothing$
$\mathrm{H}=+5=\mathrm{T}=1$
$L=G N D=F=\varnothing$
BUSD
$\mathrm{H} / \mathrm{L}=+5 / \mathrm{GND}=1 / \varnothing$
$\mathrm{H} / \mathrm{L}=+5 / \mathrm{GND}=\varnothing / 1$
$H / L=+5 / G N D=1 / \varnothing$
BUSA
$\mathrm{H} / \mathrm{L}=+5 / \mathrm{GND}=1 / \varnothing$
$\mathrm{H} / \mathrm{L}=+5 / \mathrm{GND}=\varnothing / \mathrm{L}$
$\mathrm{H} / \mathrm{L}=+5 / \mathrm{GND}=1 / \varnothing$
$\mathrm{H}=\mathrm{HIGH}$
$L=L O W$

GND = GROUND
$T=T R U E$
$F=F A L S E$

* $\rightarrow$ BEFORE LINE DRIVER
** $\rightarrow$ AFTER LINE RECEIVER


TYPICAL EXTERNAL BUS LINE


Figure 6
AP BACKPLANE CONNECTOR

The letters on the backplane diagram, Figure 7, correspond to a wiring list internal to the AP [3_7. For convenience, the INl terminal connector can be thought of as an $8 \varnothing$ pin connector, even numbers on the top and odd on the bottom as shown in Figure 8. Note that the connector in the back of the DAU where the ribbon cable attaches is an 86 pin connector. A plug is placed in pin hole 81-82 for compensation to insure proper connection. Inspection of the ribbon cable reveals an insert at pin locations $37-45$ to fit the AP backplane. This means pins 37-45 must not be used in the DAU. Care must be exercised at all times when handling the ribbon cable.

$$
2 \quad 1 \quad 2 \quad 1 \quad 2,1 \quad 2
$$

$$
\text { . } \mathrm{B} \cdot \mathrm{~B} \cdot \mathrm{~B} \cdot \mathrm{~B} \cdot \mathrm{~B} \cdot \mathrm{~B} \cdot \mathrm{~B}
$$

E.E.E.E.E
H. H . H . H . H . H . H .
. J. J. J. J. J. J. J.
K . ́ㅡ․ .

$$
\cdot R \doteq R \doteq R \doteq R \doteq R \doteq R \doteq R
$$

. S . S . s. . . . s. . . . s

Figure 7
$A P-12 \emptyset_{B}$ - BACKPLANE

$$
\begin{aligned}
& \begin{array}{llllllll}
2 & 1 & 2 & 1 & 2 & 1 & 2 & 1
\end{array} \\
& \text { - A A A A A A A A A . } \\
& \dot{D} \cdot \dot{D} \cdot \dot{C} \quad \dot{C} \quad \dot{D} \quad \dot{D} \dot{C}^{B} \dot{D} \dot{C}^{B} \dot{C}
\end{aligned}
$$

$$
\begin{aligned}
& \text {. L . L . L . L . L . L . L . } \\
& \text { M . M . M . M . M . M . M . } \\
& \text { - N . N . N . N . N . N . N . }
\end{aligned}
$$



Figure 8
AP-12øB SIMULATOR BACKPLANE
IV. DAU MODIFICATIONS

## A. INTRODUCTION

Orıginally the DAU was setup and controlled solely by the INTERDATA 7/32. The $7 / 32$ passed addresses via COT lines and data via DOT lines to boards 8 and $1 \varnothing$, Figures 9 and $1 \varnothing$ respectively. This data was passed via backplane connectors two (2) and three (3) from the 7/32. The five key internal registers of the DAU: (1) range, (2) frequency, (3) address, (4) word count, and (5) control, were set up by data passed from the 7/32. The internal buffer memory was addressed only from the DAU address register (3). Consequently as data was acquired and then read out, the address register (3) was reset to zero to insure the first point acquired was the first point readout. The Word Count register (4) was set initially for acquisition and then reset when reading out to insure all the data was read. The control register (5) was set as desired to high speed acquisition, low speed acquisition, read, etc. Note that the sample rate was first set in registers (1) and (2) and remains until changed.

## B. MODIFICATION OBJECTIVES

The modification objectives of this report consist of using the AP-12øB's IOP-16 interface as a smart device to set up and control the internal device registers. So, utilizing the IOP-16 under program control of the AP makes it, the IOP-16, the controller of the DAU from a user program




Figure $1 \varnothing$
ØT Guvog nva
that can be passed from the $7 / 32$.
Conceptually, to minimize lost processing time in the AP-12øB, a program using AP Assembly Language can start the DAU into an acquisition mode and continue to process data already stored in the AP main data memory from a previous acquisition. At the same time, the IOP-16 having started the DAU into an acquisition mode, will wait for an end of acquisition signal from the DAU, i.e. word count equals zero in the Block Mode read. Then the most recently acquired data will be stored in AP main data memory in a non-processing block location via DMA transfer. When the AP has finished processing a block of data it will check to see if the new DMA is completed and if so it will start yet a new acquisition and commence processing the most recent DMA transfer from the DAU.

During slow sample rates, i.e. less than $7 \not \varnothing \mathrm{KHz}$, the IOP is theoretically capable of transferring out the new data directly after it acquired it on a word by word basis vice a block of words. This is referred to as the Toggle Mode. In this mode data is available to the AP almost immediately after the $A / D$ conversion. For sample rates above $7 \emptyset \emptyset \mathrm{KHz}$ the data will be transferred out in blocks, i.e. Block Mode, after each block is acquired and stored in buffer memory. The block transfers for high sample rates will not affect AP throughput since the time between "processing" modes is greater than the time between "start
acquisition" for those sample rates. NOTE: The user may select Block Mode at any sample rate independent of speed.
C. ADDITIONAL HARDWARE

1. Overview

The modifications outlined in this report consist essentially of multiplexing AP/IOP-16 data and address lines with 7/32 data and address lines and providing additional control hardware.

Initially, it should be noted that at the backplane of the DAU the $7 / 32$ lines now enter at connectors one (1) and three (3) vice two (2) and three (3) as in $\mathbb{L}^{2} \bar{\top}$. Connector (1) replaces connector (2) essentially line for line, the reason connector (l) was used was to avoid changing the wire wrap lines on the DAU bottom plane.

Essentially two new boards were added to the DAU and controls were changed on several other boards. These changes will be presented sequentially.
2. Data and Control Lines

DAU Board three (3), Figure ll, consists of multiplexed data and control lines from the AP/IOP-16 and INTERDATA 7/32. As explained in section III the IOP-l6 data lines (16 each) enter IC's 5 through 12 which are $864 \varnothing$ line receivers. Note that each line enters two $864 \varnothing$ gates so as to invert it (see Figure 12). Within the concept of bi-directional data lines, "B" would be wired to BUSC so as to

hote ap ontit limes po, 01, 02, o3 ano ap adoress
LINES $12,13,14$, 15 ENTER THEIR RESPECTIVE

$$
\begin{aligned}
& \text { IC PIMS THROUGH RESISTOR TERMIMAFIOA } \\
& \text { BELOU }
\end{aligned}
$$





AP OR $7 / 32$ DATA AND CONTROL SELECTOR DAU BOARD $\# 3$

Figure 11
DAU BOA!2D 3

$$
\{398 \Omega
$$

enable or disable the $864 \varnothing$ receiver appropriately. However, since the DAU "receives" data and addresses on these lines, "B" is wired to ground for simplicity. Should the DAU send data to the AP via these data lines, receiving the data here as it is sent has no effect. Each line must be inverted to be compatible with the $7 / 32$ data lines that previously entered DAU board ten (1ø), Figure lø. Note that as the data lines enter board ten (1ø) they are buffered by $74 \varnothing 4$ hex inverters. Thus to be compatible the IOP-16 data must be inverted prior to the 7404 hex converters on board ten (1ø). As the IOP-16 data lines leave the $864 \varnothing$ line receivers they enter IC's (1) through (4) which are 74157 QUAD one of two Data Selectors. The $7 / 32$ data lines from backplane connector (1) also enter IC's (1) through (4). Here a selection is made as to whether the AP or $7 / 32$ will supply data to the DAU internal registers. The selection method will be discussed later. The output of IC's (1) through (4) will be referred to as Master Data Out lines, MDOTøø-MDOTl5 (most significant, MSB). These MDOTøø through MDOT15 lines now enter board ten (1ø) as shown in Figure $1 \varnothing$. To conform with INTERDATA $7 / 32$ convention, MDOTl5 (MSB) becomes MDOTøø (MSB) on board ten (1ø). Originally COT lines from the $7 / 32$ were used to address the DAU internal registers. These COT lines now enter board three (3) at IC-13 at 74157 Quad one of two Data Selector. The AP must also supply four "СОT" lines. It
does so in the form of address lines 12 through 15 (MSB). The AP/IOP-16 address lines enter through IC's (14) and (15) $864 \varnothing$ line receivers. Note as with the data lines, each line enters two $864 \emptyset$ gates so it is inverted to be compatible with logic on board eight (8), Figure 9. The 7/32 COT lines or AP address lines 12-15 are selected by IC-13. The selection logic will be discussed later. Note as the lines leave IC-13 they are Master Command Out lines (MCOT). Also note on board three (3) MCOT-3 (MSB) is MCOT $\varnothing 4 \varnothing$ (MSB) on board eight (8) to conform with INTERDATA 7/32 convention. There is a light ( $L_{1}$ ) on board three (3) to indicate whether the $7 / 32$ (on) or AP (off) is controlling the MDOT and MCOT lines respectively.
3. Control Signals and Address Lines

DAU Board (15) contains a majority of the remaining modifications. Originally the internal buffer memories were addressed by the internal Address Register (3) on board ten (1ø). Those internal DAU Address lines now come to board (15) to multiplex with AP/IOP-16 address lines. The AP Address lines APAøø through APAll enter board (15) through $864 \varnothing$ line receivers, IC's 1 through 6. Note again each line runs through two $864 \varnothing$ gates for an inversion (see Figure 12). This results in the lines being compatible with the DAU address lines and the address line drivers on DAU board 12-1, see Figure 13. The AP address lines and DAU address lines meet at IC-9-12, 74154's, QUAD one of two Data Selectors.


## Figure 12

TYPICAL COMBINATIONAL LOGIC FOR AP DATA
AND ADDRESS LINES THROUGH $864 \emptyset$ RECEIVERS ON DAU BOARD 15


The line then selected addresses the buffer memories through the line drivers on board (12-1). The select line logic will be discussed later.

Probably the most important IC in these new modifications is IC-24, a 74154 one of sixteen data selector. This IC is the Master Controller, i.e. it selects which device of the AP and $7 / 32$ will control the data lines, address lines, and control lines. Note that its five inputs are COT lines $\varnothing 4 \varnothing-\varnothing 7 \varnothing$ and DAG $\varnothing$ from the $7 / 32$. These are the same COT lines that are multiplexed with AP address lines on board three (3), however, these CoT lines are not associated with MCOT lines. They are only used to address one of two locations on IC-24, i.e. outputs 6 or 7 (HEX øllø or ølll). Due to an initial design deficiency the COT lines were not buffered by HEX inverters 74ø4's prior to entering IC-24 as required of $7 / 32$ lines. Hence in reality output lines 9 and 8 (HEX $1 \varnothing \varnothing 1$ and HEX $1 \varnothing \varnothing \varnothing$ ) are used. These perform the same function as if the COT Lines had been inverted prior to IC-24. If output (6) is selected by the COT lines, it puts a direct clear signal on IC-23, a D- flip-flop. IC-23 is the Select flip-flop, see Figure 14. It selects either the AP or $7 / 32$ for control. If output (6) is selected the direct clear puts a logic $\varnothing$ at $Q$, pin 9. Pin 9 of IC-23 then goes to switch 2, a 4 pole double-throw switch. Switch one (1) and Switch two (2) were installed on board 15 to guarantee use of the DAU under $7 / 32$ control while








ØT วエn6T』 DAU BOARD 15


Figure 15
POSITIONS OF CONTROL SWITCHES
1 AND 2 ON DAU BOARD 15
modifications were under static test of AP control (see Figure 15). This feature allows students to exercise the
 testing of the $A P$ controls if the switch is toggled. One output of switch $S_{2}$ goes to pinout $15-2-31$ and to light $L_{4}$. If in normal operation this output is from pin 9 of IC-23. If in $7 / 32$ only guaranteed, the input to pinout 15-2-31 and light $\mathrm{L}_{4}$ is hardwired to ground. Note this lights $\mathrm{L}_{4}$ indicating 7/32 operational control. Pin 8 of IC-23 also goes to one of the poles of $S_{2}$. In the normal mode it outputs to $L_{1}$. If in the $7 / 32$ only guaranteed mode, the output to $L_{1}$ is hardwired to $(+5)$ guaranteeing $L_{1}$ will be off since $\mathrm{L}_{4}$ would be on indicating $7 / 32$ control.

Should address 7 (HEX Ølll) be selected by the COT lines of IC-24 a clock pulse goes into pin ll of IC-23 the Select flip-flop. This clocks a logic (1) through to pin 9. So if $S_{2}$ is in the normal mode, a logic $l(+5)$ at pin 9 turns off $L_{4}$. A logic $l(+5)$ at pin 9 means a logic $(\varnothing)$ (ground) at pin 8. With $S_{2}$ in normal mode this turns on $L_{1}$ indicating the AP has control. Thus it can be seen that pinout 15-2-31 (see Figure 14) indicates which device has control. This line connects to pinout 3-2-3 on board (3) to put the MDOT and MCOT selectors under $7 / 32$ or AP control as alluded to earlier.

Two of the most important signals used in the original DAU configuration were DAGø, Data Available Gated (active
low) as mentioned in ['1_7 and [ ${ }^{2}$ _7. DAG $\varnothing$ from the 7/32 was used to setup the acquisition mode and DRGø to read out acquired data. The only signal available with similar characteristics from the AP/IOP-16 is BUSMASTER (BUSM). Since the AP/IOP-16 has only one signal available, to be compatible with previous DAU operations it had to be capable of creating signals similar in characteristic to DAG $\varnothing$ and DRGØ. This imitation of DAG $\varnothing$ and DRG $\varnothing$ originates at IC- $2 \varnothing$ on board 15, see Figure 14. IC-2ø is a 74155, Dual one-of-four data distributor.

BUSM enters at pin 1 and pin 15 and pin 1 of $I C-2 \varnothing$ as the data to be passed through the outputs to form signals representing DAG $\varnothing$ and DRG $\varnothing$. BUSC and $\overline{B U S M}$ are used as address inputs at pins 3 and 13 respectively. If BUSC is high ( +5 ) and $\overline{\text { BUSM }}$ is low (ground) BUSDAGØ is selected as the output at pin 5 where it is an inverted form of BUSM. If BUSC is low (ground) and $\overline{B U S M}$ is low (ground) BUSDRGø is selected as the output at pin 7 where it is an inverted form of BUSM. The desired truth table is shown in Figure 16. With respect to BUSC and BUSM, these signals are inside the DAU after the line receivers and hence have the same logic state as internal to the AP/12øB prior to the line drivers. NOTE: If BUSM is low (ground) BUSDAG $\varnothing$ and BUSDRG $\varnothing$ are always high ( +5 ). For BUSC and BUSM in Figure $16, \varnothing=$ ground and $l=+5$ volts.

| ${ }^{A}{ }_{1}$ | ${ }^{\text {A }} \varnothing$ | DATA | $\begin{gathered} \text { OUTPUT } \\ \text { 1Y2 } \end{gathered}$ | $\begin{gathered} \text { OUTPUT } \\ \text { IYø } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: |
| BUSC | $\overline{\text { BUSM }}$ | BUSM | BUSDAGø | BUSDRGø |
| $\emptyset$ | $\emptyset$ | 1 | 1 | $\emptyset$ |
| $\varnothing$ | 1 | $\emptyset$ | 1 | 1 |
| 1 | $\emptyset$ | 1 | $\emptyset$ | 1 |
| 1 | 1 | $\emptyset$ | 1 | 1 |

Figure 16
TRUTH TABLE FOR BUSDAG $\varnothing$ AND BUSDRG $\varnothing$

The original $7 / 32$ signal that was used to setup the DAU into an acquisition mode or to load diagnostic data was DAGø. This signal can be represented by the AP/IOP-16 BUSM when it forms BUSDAG $\varnothing$. BUSDAG $\varnothing$ is the output of pin 5 of IC-2 $\quad$. BUSDAG ( p in 5 of $\mathrm{IC}-2 \varnothing$ ) goes to pin 3 of IC-17, a one shot multivibrator. As BUSDAGø transitions high to low (+5 to ground) it fires IC-17. This firing forms a negative pulse at output $\bar{Q}$, pin 1 of $I C-17$. This negative pulse goes as BDAGø to IC-19 where it "ANDS" with $7 / 32$ DAGø to form MDAG $\varnothing$ (MASTER DAGØ). MDAGØ replaced 7/32 DAGø internal to the DAU. Note if $7 / 32$ is active vice AP, MDAGø is formed by $7 / 32$ DAGø; if AP is active vice 7/32, MDAGø is formed by BDAG $\varnothing$.

The output pin 1 of IC-17 also goes as BUSYN(S) to pin 13 of $I C-1 \varnothing$, the BUSYN flip-flop. The ( $S$ ) is representative of "SETUP" mode. BUSYN(S) is a negative pulse that puts a direct clear signal at IC-lø. This direct clear puts a "l" at pin 8 of IC-lø, which sends an active low signal BUSYN back to the AP. When the AP/IOP-16 receives this BUSYN low, as discussed in section III, it removes BUSM, i.e. brings BUSM to $(+5)$ on the bus. As BUSM is brought to ( +5 ) it is inverted by its receiver. This inversion puts a " $\varnothing$ " at $p i n 1 \varnothing$ of $I C-1 \varnothing$ which direct sets the BUSYN flip-flop, putting a " $\varnothing$ " at $\bar{Q}$, pin 8 of $I C-1 \varnothing$. This completes one cycle of the SETUP mode and the DAU is ready for another BUSDAG $\varnothing$ (BUSM) from the AP/IOP-16. Finally note that MDAG $\varnothing$
at pinout 15-2-2ø of board (15), Figure 15, goes to pinout 8-1-15, Figure 9, to setup the internal DAU registers. MDAGØ is routed on board 8, Figure 9, to DAGØ (1), DAGØ (2), DAGØ (3), etc., as appropriate.

BUSDRGø is the other signal formed from BUSM at IC-2ø pin 7, Figure 15. This signal is formed to be comparible with $7 / 32$ DAGø. BUSDRGØ leaves pin 7 of IC-2ø and goes to pin 3 of IC-15 and pin 3 of IC-16, the Block Mode and Toggle Mode one shot multivibrators respectively.

## 4. Block Mode Read

The Block Mode, as alluded to earlier, is used for high sample rates (can be used for low also < $7 \emptyset \varnothing \mathrm{KHz}$ ) to transfer data (read) to the AP from the DAU by "blocks" after a block is acquired. The Toggle Mode is used for low sample rates only to DMA transfer data to the AP on a word by word basis as it is acquired. The Toggle Mode cannot be used above $7 \varnothing \varnothing \mathrm{KHz}$, theoretically, because of timing required in the DMA transfer compared with high speed conversion time of the $A / D$ converters. These two modes will be explained separately.

Prior to commencing an acquisition mode, the user must determine how the data is to be read, i.e. Block Mode or Toggle Mode. These modes are selected at IC-23, the BM flipflop. During the SETUP mode just prior to acquisition, the user sends out a DAGØ(9) pulse or a DAGØ(8) pulse from pinouts $8-1-34$ or $8-1-36$, Figure 9 respectively. If DAGØ(9)
is sent pin 3 of IC-23 clocks a "l" at pin $5, \mathrm{Q}$, the Block Mode Point (BMP). Note this output goes to switch $S_{1}$. When in the $7 / 32$ only guaranteed mode $S_{1}$ outputs a $(+5)$ to $L_{3}$ to turn it off, $L_{3}$ is the Toggle Mode; $S_{1}$ outputs a (ground) to $L_{2}$ to turn it on, $L_{2}$ is the Block Mode light. The $7 / 32$ "knows" only Block Mode and hence cannot use Toggle Mode ( $\overline{\mathrm{BMP}})$. If $\mathrm{S}_{1}$ is in the normal position, the AP/IOP-16 can select either BMP or $\overline{B M P}$ by sending DAGø(9) or DAGØ(8) respectively. Note when BMP is a "1" $\overline{\mathrm{BMP}}$ is a " $\varnothing$ ". This will be important in enabling and disabling IC-15 and IC-16. In the Block Mode the AP/IOP-16 must wait to DMA transfer a "block" of data until the block is fully acquired. The signal that indicates completion of acquisition is WCø at pinout 15-2-18, Figure 15 . $W C \varnothing$ is a status signal from board 8 pinout 8-2-9, Figure 9. WCø is high (+5) during acquisition and at completion goes low (ground). This high to low transition is inverted by IC-18 pins 1 and 2 on board 15, Figure 15. This inversion forms a low to high transition, $\overline{\mathrm{WC}} \varnothing . \overline{\mathrm{WC}} \varnothing$ is used to clock pin 3 of IC-lø, the WC $\varnothing$ flip-flop. Note prior to clocking IC-lø had been direct cleared by the "AND" of DAGØ(5) with BUSC at IC-19. This "AND" creates an active low pulse at pin 3 of IC-19 to direct clear IC-23 whenever DAGØ(5) is active or BUSC is low at pin 13 of IC-2ø. The purpose of this clearing is to insure a " $\varnothing$ " at $\bar{Q}$, pin 5 of IC-23, prior to the end of an acquisition block, i.e. before wC $\varnothing$ goes low. A review of reference (2)
indicates that DAGØ(5) is the last signal in the SETUP mode, appropriate for clearing IC-23 prior to reading. The importance of having a " $\varnothing$ " at $Q$ pin 5 of IC- 23 prior to $\overline{\mathrm{WC} \varnothing}$ clocking at pin 3 is to insure a "l" passes to Q, pin 5 after clocking. When $Q$, pin 5 of IC-23, goes to a "l" state it "ANDS" with BMP at IC-19. Note BMP was previously set to a "l", if not, pin 6 of IC-19 would be disabled. With a "l" at pin 5 of IC-19, pin 6 of IC-19 will follow the input at pin 4 of IC-19. Thus when $Q$, pin 5 of IC-1ø, goes to a " 1 " state it puts pin 6 of IC-19 to a "l" state and this fires IC-15 for the first time and data is read. Note pin 5 of IC-15 will stay in a "l" state until either BMP goes low or WC $\varnothing$ flip-flop is direct cleared. Also, as $Q$ at pin 5 of IC$1 \varnothing$ went high, a delayed high was placed on pin 4 of IC-15, a condition required for the initial triggering. Again if Q of WCØ flip-flop goes low, a delayed " $\varnothing$ " will be placed on pin 4 of IC-15 enabling pin 5 of IC-15 to initiate the first trigger. Successive triggering is enabled by BUSDRG $\varnothing$ at pin 3 of $\mathrm{IC}-15$. As $\mathrm{IC}-15$ is fired, a negative pulse is sent at pin 1 of $\mathrm{IC}-15$ ( $\operatorname{BDRG}(\mathrm{B})$ ) where ( $B$ ) is associated with Block Mode. Pin 1 of IC-l5 goes to pin lø of IC-l2 where BDRGø(B) (also BUSYN(B)) "ANDS" with BDRGø(T) (also $\operatorname{BUSYN}(T)$ ). When $\operatorname{BDRG} \varnothing(B)$ is active, $\operatorname{BDRG} \varnothing(T)$ will always be in a "l" state and vice versa. Thus the output, pin 8 of IC-12 follows the active input. Pin 8 of IC-12 goes to pin 4 of IC-12 where it "ANDS" with 7/32 DRGØ to form MDRGØ.

MDRGø follows the active input, i.e. if $7 / 32$ is active, BDRG $\varnothing(B)$ and $B D R G(T)$ are "l"; if $A P$ is active, 7/32 DRG $\varnothing$ is a "l". Pin 8 of IC-12 is also inverted at pins 5 and 6 of IC-ll to form a signal BUSYN(A). BUSYN(A) is a clock signal to clock a "l" to $\bar{Q}, \operatorname{pin} 8$ of IC-lø. This "l" goes to the AP as BUSYN and remains a "l" until the AP brings BUSM to (+5) which is inverted at its receiver to direct set $p i n 1 \varnothing$ of $I C-1 \varnothing$ removing BUSYN in the "handshake" process and ready the AP and DAU for another cycle.

## 5. Toggle Mode Read

The Toggle Mode design is considerably more complex than the Block Mode. As in the Block Mode, selection of Toggle Mode must be made prior to commencement of an acquisition scheme. With the AP in control, a DAGØ(8) is sent out just prior to the DAGø(5) that starts acquisition. DAGø(8) comes from board eight (8) onto board (15) at pinout 15-2-27, where active low pulse proceeds to apply a direct clear signal at pin 1 of IC-23. This direct clear puts a " $\varnothing$ " at $Q$, pin 5 of IC-23 and a "l" at $\bar{Q}$, pin 6 of IC-23. The " $\varnothing$ " at $Q$ and "l" at $\bar{Q}$ turns on the Toggle Mode light, $L_{3}$, and turns off the Block Mode light, $L_{2}$, respectively (Figure 15). Note again, if hardwired to $7 / 32$ only operation at $S_{1}$ the Toggle Mode light is off and Block Mode on. In the Toggle Mode, the design was for use under $7 \emptyset \varnothing \mathrm{KHz}$ since the DAU could acquire and not theoretically affect AP processing at this rate and slower rates.

The last signal sent to set up the DAU to acquire data is DAGØ(5). As seen on board 8, Figure 9, this signal sets the internal control register of the DAU, to acquire data. Now as the DAU acquires a word of data and stores it in Buffer Memory, in the Toggle Mode, the AP will read out that same word prior to the next word acquisition. Thus the AP and DAU "toggle" between an acquisition and a read versus acquiring a "block" and reading a "block". As mentioned earlier (Section III) the DMA timeout can be adjusted to suit the user's needs.

The theory behind the Toggle Mode design is that the AP/IOP will set up the DAU using BUSDAGø signals and after DAGØ(5) is generated the AP/IOP will immediately send out a BUSDRGØ signal waiting to read the first acquired word. As BUSDRGø goes to a low level, it puts a "ø" on pin 3 of IC-16, the Toggle Mode one shot multivibrator. Note for the one shot, IC-16, to fire in this configuration, pin 4 must also be low, a "ø", and pin 5 must be brought from ground ("ø") to positive (+5). A " $\varnothing$ " is put at pin 4 by the Toggle Mode flip-flop, IC-l4. As a word is acquired, the write timer IC-12 on board 16 fires, putting a positive pulse at Q, pin 6 of IC-l2 board 16 , and a negative pulse at $\bar{Q}$, pin $l$ of IC-12 board 16 (see Figure 17). This negative pulse enters board 15 at pinout 15-2-22 and goes to three different IC gates, i.e. IC-12, IC-13, IC-14. At IC-14 $\bar{Q}$ of the Write Timer is a negative pulse that is used to direct clear, i.e.
put a " $\varnothing$ " at $Q$ pin 9 of IC-14. This effectively puts a " $\varnothing$ " at pin 4 of $I C-16$ board 15 .

The Toggle Mode one-shot, IC-l6, is now set up for a trigger. With pin 3 low and pin 4 low, a ground to positive transition at pin 5 will fire IC-l6. This ground to positive
 SSYNCBø(1) is a negative pulse that enters board 15 at pinout 15-2-17. The trailing edge of the pulse clocks IC-l4 at pin 3 and the high to low to high transition brings the output pin 11 of $I C-19$ from high to low to high. This latter transition fires the Toggle Mode one-shot. Conveniently, SSYNCBø(1) also clocks pin 11 of IC-l4 which puts a "l"at $Q$, pin 9 of IC-14 and effectively at pin 4 of IC-16 to put it in the proper state for the next triggering. Note the propagation delay through IC-14 is sufficiently greater than that through IC-19 to allow the initial firing above.

Since DAU loads its buffer memory in parallel, but the AP/IOP is capable of reading only one channel of data at a time $\left.\left[^{-}\right]^{\prime}\right]$ and $\left[^{2}\right]$, the Toggle Mode design must insure there are two read (BDRG $\varnothing$ ) pulses before the next acquisition write pulse. Note from the above discussion the SSYNCHB $\varnothing$ (1) pulse has created a "l" at pins 4 and 5 of IC-16. Thus to obtain a pulse at $\bar{Q}$, pin $l$ of $I C-16$, there must be a positive to ground transition at pin 3 of IC-16. This positive to ground transition results from the BUSDRG signal. Note that the BDRG $\varnothing(T)$ pulse creates a BUSYN signal to handshake with


[^0]the $A P / I O P$ in a similar fashion to that of $B D R G \varnothing(B)$ in the block mode.

There are two more important points to discuss before leaving the Toggle Mode design: 1) How to obtain two and only two read pulses from the AP/IOP between word acquisitions; 2) How to avoid a read pulse at an inappropriate time.

The user will always want at least two read pulses after a word acquisition, so the real problem is to insure not more than two read pulses occur after a word acquisition. This problem is handled by the limit flip-flop, IC-14. From LI_T and L2_T and analysis of DAU board 16, Figure 17, it is seen that two read pulses, i.e. MDRG $\varnothing$, create one SSYNCB $\emptyset$ pulse. A SSYNCBØ pulse is also created upon word acquisition. The SSYNCB $\varnothing$ pulse comes on to board 15 at pin out 15-2-1 $\varnothing$ and goes to pin 3 of IC-25. This SSYNCBø signal is divided by two at $\Omega$, pin 5 of IC-25. Thus every other SSYNCB $\varnothing$ creates a level change at $Q$, pin 5 of $I C-25$. To insure IC25 starts in the proper state it is preset by a DAGø(5) pulse at pin 4 of $I C-25$. The ground to positive level change created by IC-25 is used to clock pin 3 of IC-14, the LIMIT flip-flop. This clocking puts a "l" at Q, pin 5 of IC-l4. Note previously Q, pin 5 of IC-l4, was at a "ø" being direct cleared by the DAGØ(5) pulse or the pulse from $\bar{Q}$ of the WRITE TIMER, IC-12 on board 16 . Thus $Q$, pin 5 of IC-14, was in a " $\emptyset$ " state while the two read pulses were
active. When pin 3 of IC-14 is clocked a "l" is put at $Q$, pin 5. This "l" "ORS" with the signal from the Toggle Mode one shot at IC-13. Since pin 5 of IC-13 is a "1", the user is guaranteed a "l" at pin 6 of $I C-13$. This insures a " 1 " at pin 9 of $I C-12$ (note pin $1 \varnothing$ of $I C-12$ is a " 1 " because Block Mode is not is use). Thus no more MDRG $\emptyset$ pulses can be created and the user has only two read pulses for each word acquisition.

The second problem was to avoid a read pulse at an inappropriate time. In the Toggle Mode the only appropriate time to read a word is immediately after the word has been written into memory. This time occurs immediately after the write enable pulse $(\overline{W E})$ on IC-13 board 16 Figure 17. From $L^{-1} \bar{T}$ and $L^{2}{ }^{2} \bar{T}$ it should be noted that a $\overline{W E}$ pulse also occurs after every second read pulse (DRGøB2). It is specifically this $\overline{W E}$ pulse that must be disabled so as not to affect the Toggle Mode. This $\overline{W E}$ pulse is eliminated as follows. The $\overline{W E}$ pulse is disabled through pinout 15-2-9 by many possible signals through IC-13 as can be seen on board 15 Figure 15. One input to $I C-13$ at pin 12 is a signal through $S_{2}$ from pin 3 of IC-12. When $\overline{B M P}$ is a "1" pin 3 of IC-12 follows the input at pin 1 . The input at pin 1 to IC-12 is pin $8, \bar{Q}$, from IC-25. IC-25 is clocked at pin 11 by a delayed version of DRGØB2. Thus while pin 8 of $I C-25$, $\bar{Q}$, is in a "l" state, the disable $\overline{W E}$ line at pinout 15-2-9 is high and the buffer memories cannot be written. $\bar{Q}$, pin 8
of IC-25, stays in a "l" state until clocked by the delayed version of $D R G \emptyset B 2$, so the $\overline{W E}$ pulse is eliminated. Note that $\bar{Q}$, pin 8 of $I C-25$, was put in $a$ "l" state by the signal $\bar{Q}$ of the write times. It was this signal that originally wrote good data into memory during acquisition.

Another signal of interest in the Toggle Mode occurs at pinout 15-2-13. Again, from $L^{-1}$, and $L^{-}{ }^{2}$, it is the SSYNCB(2) signal on board 8 that updates the DAU word count and address registers. This updating must be eliminated until after the acquired word has been read. In the Block Mode these registers are updated after each word acquisition so data is stored in appropriate addresses and the word count is decremented. However, in the Toggle Mode if the address and word count are updated prior to the read cycle, undesireable data will be read. The word count and address registers are disabled via pinout 15-2-13. This connection goes onto board 8 at pinout 8-2-11, to two NAND gates, 7438 drivers. The word count and address registers are enabled if output pins 3 and 6 of $I C-1 \varnothing$ are in a " $\varnothing$ " state. For this to occur inputs $1,2,4$ and 5 must all be in a "l" state. Note that in the "7/32 only mode", $S_{1}$ hardwires 8-2-11 and hence inputs 1 and 4 to a 1 . In the "normal" mode, $S_{1}$ allows the output pin 3 of IC-26 to pass to pinout 8-2-11. The output, pin 3 of $I C-26$ is fed by inputs 1 and $2, B M P$ and $Q$, pin 9 of $I C-25$ respectively. In the Toggle Mode, BMP is a " $\varnothing$ " thus pin 3 of IC-26 fo-lows pin 1 input. So when $Q$, pin 9
of IC-25 is a "Ø" SSYNCB(2) cannot update the word count and address registers. This output Q, pin 9 of IC-25 is a " $\varnothing$ " when cleared by $\bar{Q}$ of the WRITE TIMER, IC-12 on board 16. Thus immediately after a word is written into buffer memory, the address and word count cannot change until the word is read out, i.e. after the second read DRGØB(2) pulse. This is important because now the AP/IOP need not generate address to read data from buffer memory, it need merely follow the address the DAU writes.

For the convenience of monitoring signals and status there are five test points and five lights on board 15. The test points monitor the following signals: $T_{1} \rightarrow$ BUSM, $\mathrm{T}_{2} \rightarrow$ BUSYN, $\mathrm{T}_{3} \rightarrow$ BUSC, $\mathrm{T}_{4} \rightarrow$ MDRG $\varnothing, \mathrm{T}_{5} \rightarrow \mathrm{MDAG} \varnothing$. The lights indicate status as follows: $\mathrm{L}_{1} \rightarrow \mathrm{AP} / \mathrm{IOP}$ in control, $\mathrm{L}_{2} \rightarrow$ Block Mode, $\mathrm{L}_{3} \rightarrow$ Toggle Mode, $\mathrm{L}_{4} \rightarrow 7 / 32$ in control, $\mathrm{L}_{5} \rightarrow$ 7/32(on) or AP/IOP (off) addressing buffer memory. On board 3, $\mathrm{L}_{1}$, indicates which device controls the data lines, i.e. $7 / 32$ (on) or AP/IOP (off) (see Table 3 ).

The control (BUSC, BUSM, BUSYN) signals enter the DAU on board 12-2 in a configuration the same as Figure 18. BUSM and BUSYN transit the usual driver/receiver logic compatible with interface design. BUSC must drive many more gates. To increase its fanout, BUSC was sent separately to various locations as shown in Figure 18. The BUSC lines are also driven by standard drivers as shown in Figure 18.

## TABLE III

TEST POINTS AND LIGHTS ON DAU BOARD 15
$\mathrm{L}_{1} \rightarrow \mathrm{ON} \rightarrow \mathrm{AP}$ IN CONTROL
$\mathrm{T}_{2} \rightarrow$ BUSYN
$\mathrm{L}_{2} \rightarrow \mathrm{ON} \rightarrow$ BLOCK MODE
$\mathrm{T}_{3} \rightarrow \mathrm{BUSC}$
$L_{3} \rightarrow O N \rightarrow$ TOGGLE MODE
$\mathrm{T}_{4} \rightarrow$ MDRG $\varnothing$
$\mathrm{L}_{4} \rightarrow \mathrm{ON} \rightarrow 7 / 32$ IN CONTROL
$\mathrm{T}_{5} \rightarrow$ MDAG $\varnothing$
$L_{5} \rightarrow O N \rightarrow 7 / 32$ ADDRESSING BUFFER MEMORY
$I_{5} \rightarrow O F F \rightarrow A P$ ADDRESSING BUFFER MEMORY

NOTE: $L_{1}$ and $L_{4}$ cannot be on simultaneously
$L_{2}$ and $L_{3}$ cannot be on simultaneously

Figures 19 and $2 \varnothing$ show the Block Mode and Toggle Mode timing diagrams respectively.

Figure 19
W甘UפVIG פNIWIL व甘'ty saow yวotg

Figure 2ø
TOGGLE MODE READ TIMING DIAGRAM
V. FLOATING POINT SYSTEMS AP-12øB (AP) SIMULATOR

## A. INTRODUCTION

As with any device designed to operate at computer speeds, action takes place in the DAU/IOP interface at speeds which make direct observations nearly impossible. To initially test and design, it is desirable to make essentially "static" tests at speeds observable to the human eye. To this end, and to simulate AP control of the DAU the AP simulator was constructed. When connected to the DAU in place of the AP the simulator effectively represents the AP.
B. AP SIMULATOR OPERATION

The AP Simulator circuit shown in Figure 21 consists of control signals, bidirectional data lines, and address lines to represent the AP. The control signal BUSC is represented by a single pole double throw switch. One side of the switch is tied to +5 volts the other to ground. The output goes to the data line IC's in the simulator, the BUSC light and to the backplane for transfer to the DAU. The control signal BUSM is represented by a 3 pole double throw switch. Two poles go to debounce Logic as shown in Figure 21 . The third pole goes to the BUSM light. The output of the debounce logic goes to the DAU via the ribbon cable. The control signal BUSYN is represented by a light, there is no need for a switch since all transfers will be under AP


AP SIMULATOR CIRCUIT SCHEMATIC
control the DAU will always be sending back BUSYN. The data lines are represented by single pole double throw switches and $74 \emptyset \emptyset$ Nand gates. One side of the switch is ties to +5 volts and the other is tied to ground. The output of the data switch is one input to a $74 \varnothing \varnothing$ nand gate; the other input is a line from BUSC. The output of the nand gate goes to the respective data line at the backplane and the respective light on the front panel. The lights (LED's) have internal current limiting resistors. Note when BUSC switch is up a +5 is applied to one input of each nand gate. Thus the output will follow the other input, i.e. the data line. Note the output in this case can source approximately $4 \varnothing \varnothing$ microamperes. When BUSC switch is down one input to each gate is at ground, meaning the output will always be a Logical "l". In this case the output can sink 16 miliamperes. The result is a representation of bidirectional data lines, direction dependent on BUSC. The address lines are represented by single pole double throw switches. One input is tied to +5 the other is ties to ground. The output goes directly to the back plane of the simulator. All these lines are summarized in Table IV.

## C. USE OF AP SIMULATOR

The AP Simulator can be used independent of or in conjunction with the DAU Tester [ $\mathbf{2}^{\top}$ to control the DAU. If control is passed to the AP Simulator (see Section IV-C) then it can set up the DAU to acquire data and ultimately read that data as if the AP were actually reading data.

## AP SIMULATOR SUMMARY



For example, to set up the registers in the DAU use address lines 12-15 to address the appropriate DAU registers, i.e. range register \#l is addressed by putting line 12 high (HEX l). Frequency register \#2 is addressed by putting address line 13 high (HEX 2). Word count \#3 is addressed by putting address lines 12 and 13 high (HEX 3). Word count data is passed over the 16 data lines in conjunction with addressing register 3. Address register \#4 in the DAU is addressed by setting AP address line 14 high (HEX 4). Simultaneously the starting address is loaded from the data lines. The control register, \#5, is addressed by setting AP address lines 14 and 12 high (HEX 5). Simultaneously the control function is set by appropriate data on the data lines, i.e. high speed analog to digital conversion, low speed analog to digital conversion, diagnostic write, etc. Note also the AP simulator uses a block mode and toggle mode with respect to reading (see Section IV-C). These mode are set by putting AP address lines 15 and 12 (HEX 9) or 15 along (HEX 8) high respectively. In all cases the appropriate register is addressed and data strobed into the DAU by first addressing the register, setting the data, put BUSC switch up (send mode) and enabling BUSM (bring switch down). Note that the data is latched into the DAU at the proper register when the BUSYN light goes on at the AP Simulator panel. To remove the BUSYN light, bring the BUSM switch up again. This process is continued until the appropriate re-
gisters are loaded with the desired data.
The AP simulator can be used with the DAU tester to statically check an acquisition of data and a block mode read as follows. Initially use the DAU Tester. Set the DAU word count register to $\emptyset \varnothing \varnothing 8$ HEX. This implies we will load in eight words (note one word goes into Channel I and Channel II by pushing the DAGØ switch twice). Set the DAU address register to $\varnothing \varnothing \varnothing \varnothing$ HEX. Set the DAU control register to $7 / 32$ WR $\varnothing \varnothing \varnothing 8$ HEX and the DAU is set up to receive diagnostic data. Now load the eight desired words by appropriately selecting the data lines. As the word count register counts down and hits $\varnothing \varnothing \varnothing \varnothing$, a signal is set to transfer control of the buffer memory address lines from the DAU tester to the AP simulator. This can be noted by observing light (5) on DAU Board \#15, it should be on when the $7 / 32$ is addressing buffer memory and off when the AP is addressing buffer memory. The word count equals zero status can also be observed by monitoring the status in line (7).

When control of the buffer memory address lines switches from $7 / 32$ to the AP the data previously written in can be read out as follows. Set the BUSC switch down for receive mode. Next set the desired location in memory to read with the address lines. In this example start at $\varnothing \varnothing \varnothing \varnothing$ and work to address øøø8 using address lines $\varnothing$ through ll. The data read will show on the data lines and should correspond to what was loaded by the DAU tester. To read a word from
channel one drive the BUSM switch down, the data will then appear and the BUSYN light should come on. Repeat without changing address to read from channel two. This process is summarized in Table V.

## AP SIMULATOR OPERATION



BLOCK 1 Load data with DAU Tester as described in text and

MODE
READ reference (l).

2 To desired observe DN DN When BUSYN location lights a word is read to remove BUSYN, bring BUSM high.

Programming the $A P-12 \emptyset B$ in Array Processor Assembly Language (APAL) is discussed in references $L^{-} 4 \_-\Sigma^{-} 7$. In particular references $\underline{-}^{-}$_ $\overline{\text { a }}$ and $\underline{-}^{5}$ _ 7 , offer examples of programming techniques. The programmer inexperienced in assembly language will find a great deal of time required to diagnose and understand these manuals. References LT $^{6}$ and $L^{7}{ }^{7} 7$ list the language commands used by the $A P-12 \emptyset B$ assembler. However, few examples are noted and again the uniniated programmer will find initial efforts very cumbersome but not impossible.

A sample program that can be used to set up the DAU in an acquisition mode is listed in Appendix A.

## VII. CONCLUSION

The interface between the Data Acquisition Unit and the AP-12øB Array Processor has been designed and constructed for digital control. The interface has passed static testing satisfactorily. The interface has demonstrated the ability to command the DAU to acquire data under software program control. Implementation of this interface will enable further increases in efficiency in digital spectrum analysis performed by the SATCOM Signal Analyzer.

# APPENDIX A SOFTWARE PROGRAM 

C

501 FORMAT (Z4)
CALL APPUT (DAUTO, 0,1,1)
CALL APWD
CLEAR AP

## CALL APCLR

PUT DATA INTO AP MAIN MEMORY

WRITE $(6,602)$ READ $(5,501)$ DAUTO
WRITE $(6,600)$ FORMAT (II,IX,II)')
READ $(5,500)$ IVAL, IREG
SET UP DAU FOR AP CONTROL

FORMAT (Il, 1X,Il)
CALL DAUREG(IVAL,IREG)

SET UP IOP FOR XFER

WRITE $(6,603)$ READ (5,502) WC2V,APMA2V,HMA $2 \mathrm{~V}, \mathrm{CTL} 2 \mathrm{~V}$

```
FORMAT (/,'INPUT DATA TO SETUP DAU INTERNAL REG (Z4)')
FORMAT (/,'INPUT D; INPUT REG NR; 6=7/32, 7=AP,
FORMAT (/,'INPUT DATA TO SETUP IOP XFER, (4 (Z4,1X)')
CALL TAP2A ( \(8, W C 2 \mathrm{~V}, 11, A P M A 2 \mathrm{~V}, 9\), HMA \(2 \mathrm{~V}, 10, \mathrm{CTL} 2 \mathrm{~V})\)
CALL APWR
GO TO 2
END
```


## APPENDIX A (con't)

```
$TITLE TAP2A
$ENTRY TAP2A,8
WC2 = 0
WC2V = 1
APMA2 = 2
APMA2V = 3
HMA2 = 4
HMA2V = 5
CTL2 = 6
CTL2V = 7
TAP2A: MOV WC2,WC2;DB=SPFN;LDDA "POINT TO WC2 REGISTER
NOP
MOV WC2V,WC2V;DB=SPFN;OUT
NOP
MOV APMA2,APMA2;DB=SPFN;LDDA
NOP
MOV APMA2V,APMA2V;DB=SPFN;OUT
NOP
MOV HMA2,HMA2;DB=SPFN;IDDA
NOP
MOV HMA2V,HMA2v;DB=SPFN;OUT
NOP
MOV CTL2,CTL2;DB=SPFN;LDDA
NOP
MOV CTL2V,CTL2V;DB=SPFN;OUT
NOP
RETURN
$END
```


## APPENDIX B <br> DAU CIRCUIT BOARD SCHEMATICS

These must be used in conjunction with those in $\underline{L}^{2}$.

note ap diat lmes in, of, 02, 03 ano ap nooness



|  | 00 |
| :---: | :---: |
|  |  |



-

8
:



DAU BOARD 12-2

DAU BOARD 15

## APPENDIX C <br> DAU BOARD COMPONENT LAYOUTS

These must be used in conjunction with those in $\underline{L}^{2}$,


AP Or 7/32 Address Line Selector And AP Interface Signals


| IC-3 |
| :---: |
| $864 \emptyset$ |
| IC-6 |
| $864 \emptyset$ |
| 74157 |


| IC-2 |
| :---: |
| $864 \emptyset$ |
| IC-5 |
| $864 \emptyset$ |
| 74157 |



AP Or 7/32 Data And Control Selector Component Layout

$$
\begin{aligned}
& I C-6 \\
& 7438
\end{aligned}
$$



APPENDIX D<br>DAU WIRING LISTS

These must be used in conjunction with those in $\mathbb{L}^{2}$.
CONNECTOR \#I BOTTOM
CONNECTOR \#1 TOP





| FUNCTION |
| :---: |
| "B" to $864 \emptyset \mathrm{RCVR}$ |
| SELECT 732 or IOP |
| NC |
| MCOT (MSB) 3 |
| MCOT 2 |
| MCOT 1 |
| MCOT $\emptyset$ (LSB) |
| 732 COT $\emptyset 7 \emptyset$ (LSB) |
| 732 COT Ø6Ø |
| 732 COT $\varnothing 5 \emptyset$ |
| 732 COT (MSB) ø4ø |
| AP ADDR (MSB) 15 |
| AP ADDR 14 |
| AP ADDR 13 |
| AP ADDR (LSB) 12 |
| "B" to $864 \varnothing$ RCVR |吕



CONNECTOR \#2 TOP
FUNCTION

CONNECTOR \#1 TOP
CONNECTOR \#1 BOTTOM

| $\begin{aligned} & n \\ & \stackrel{1}{1} \\ & \\ & \end{aligned}$ |  |
| :---: | :---: |
|  |  |
|  |  |


| $\frac{\text { FUNCTION }}{\text { GND }}$ |  |
| :--- | :---: |
| GND |  |
| "B" TO 8640 RCVRS |  |
| DAU ADDR LINES 6 |  |
| DAU ADDR LINES 7 |  |
| DAU ADDR LINES (MSB) |  |
| (CS ) 5 |  |
| DAU ADDR LINES 8 |  |
| DAU ADDR LINES $1 \emptyset$ |  |
| DAU ADDR LINES 11 |  |
| DAU ADDR LINES 9 |  |
| DAU ADDR LINES 12 |  |
| DAU ADDR LINES 14 |  |
| DAU ADDR LINES (LSB) |  |
| 15 |  |
| DAU ADDR LINES 13 |  |
| MASTER ADDR OUT |  |
| (LSB) MAl $\emptyset$ |  |
| MASTER ADDR OUT MA7 |  |
| MASTER ADDR OUT MA6 |  |
| MASTER ADDR OUT MA3 |  |

$\frac{\text { FROM }}{15-1-1}$
$15-1-3$
$15-1-5$
$15-1-7$
$15-1-9$
$15-1-11$
$15-1-13$
$15-1-15$
$15-1-17$
$15-1-19$
$15-1-21$
$15-1-23$
$15-1-25$
$15-1-27$
$15-1-29$
$15-1-31$
$15-1-33$
$15-1-35$

FUNCTION
$-1$

AP ADDR LINE
AP ADDR LINE
AP ADDR LINE
AP ADDR LINE $\begin{array}{lll}\text { AP ADDR LINE } & 7 \\ \text { AP ADDR LINE } & 4 \\ \text { AP ADDR LINE } & 6 \\ \text { AP ADDR LINE } & 5 \\ \text { AP ADDR LINE }\end{array}$ (CS) 11 AP ADDR LINE 8
AP ADDR LINE (MSB) R1
ØT צNIT צGOV d甘 AP ADDR LINE $1 \varnothing$ 6 '3NIT yady dV
MADDR OUT MAl

## 岂

 $\begin{array}{llll}\text { AP } & \text { ADDR LINE } & 7 \\ \text { AP } & \text { ADDR LINE } & 4 \\ \text { AP ADDR LINE } & 6 \\ \text { AP ADDR LINE } 5\end{array}$
(gST) AP ADDR LINE


$$
17
$$

$$
\begin{array}{lll}
n & n \\
n & n \\
1 & 1 \\
1 & 1 \\
1 & 1 \\
n & \ddots
\end{array}
$$

$$
1,
$$


FROM
$15-1-2$
$15-1-4$
$15-1-6$
$15-1-8$
$15-1-1 \emptyset$
$15-1-12$
$15-1-14$
$15-1-16$
$15-1-18$
$15-1-2 \varnothing$
$15-1-22$
$15-1-24$
$15-1-26$
$15-1-28$
$15-1-3 \varnothing$
$15-1-34$
$15-1-36$
15

CONNECTOR \#2 BOTTOM

$\underline{\text { FROM }}$
$15-2-1$
$15-2-3$
$15-2-5$
$15-2-7$
$15-2-9$
$15-2-11$
$15-2-13$
$15-2-15$
$15-2-17$
$15-2-19$
$15-2-21$
$15-2-23$
$15-2-24$
$15-2-27$
$15-2-29$
$15-2-31$
$15-2-33$
$15-2-35$
TO
$12-1-33$
$12-1-31$
$12-1-19$
$15-2-15$
$12-2-16$
$16-1-11$
NC
B-1-4
$8-2-9$
$8-1-15$
$16-2-7$
$B-1-5$
$B-1-9$
B-1-8
B-1-7
B-1-6
+5
+5
 NC
 $\varnothing$ MDAG $\varnothing$ OUT
$\bar{Q}$ OF WRITE
$\bar{Q}$ OF WRITE
732 DAG $\varnothing$
COT $\varnothing 4 \varnothing$
COT $\varnothing 5 \varnothing$
сOT $\varnothing 6 \varnothing$
сOT $\varnothing 7 \varnothing$
$\stackrel{\text { n }}{+}$
$\frac{\text { FROM }}{15-2-2}$
$15-2-4$
$15-2-6$
$15-2-8$
$15-2-1 \varnothing$
$15-2-12$
$15-2-14$
$15-2-16$
$15-2-18$
$15-2-2 \emptyset$
$15-2-22$
$15-2-24$
$15-2-26$
$15-2-28$
$15-2-3 \varnothing$
$15-2-32$
$15-2-34$
$15-2-36$


$$
\begin{array}{cc}
\text { FROM } & \text { FUNCTION } \\
8-2-1 & \text { EOC-LO CHN 2 In } \\
8-2-3 & \text { EOC-LO CHN 1 In } \\
8-2-5 & \text { EOC-HI CHN 2 In } \\
8-2-7 & \text { EOC-LO CHN 1 In } \\
8-2-9 & \text { WCø } \\
8-2-11 & \text { Q of LIMIT F/F } \\
8-2-13 & \overline{\text { E Add Out }} \\
8-2-15 & \overline{\text { E WC Out }} \\
8-2-17 & \text { Busy In } \\
8-2-19 & \text { EOM SIN } \varnothing 6 \emptyset \text { In } \\
8-2-21 & \text { WC M/M In } \\
8-2-23 & 7 / 32 \text { WR In } \\
8-2-25 & 7 / 32 \text { RD In } \\
8-2-27 & \text { ADC2-LO-In } \\
8-2-29 & \text { ADC2-HI-In } \\
8-2-31 & \text { NC } \\
8-2-33 & \text { Gnd } \\
8-2-35 & \text { Gnd }
\end{array}
$$

이


$$
\begin{aligned}
& (1) \\
& \frac{\text { FROM }}{10-1-1} \\
& 10-1-3 \\
& 10-1-5 \\
& 10-1-7 \\
& 10-1-9 \\
& 10-1-11 \\
& 10-1-13 \\
& 10-1-15 \\
& 10-1-17 \\
& 10-1-19 \\
& 10-1-21 \\
& 10-1-23 \\
& 10-1-25 \\
& 10-1-27 \\
& 10-1-29 \\
& 10-1-31 \\
& 10-1-33 \\
& 10-1-35
\end{aligned}
$$

$$
\begin{aligned}
& \frac{\text { FuncTION }}{\text { Gnd }} \\
& \text { Gnd } \\
& \text { Range Out Bit } 4 \\
& \text { Range Out Bit } 8 \\
& \text { Range Out Bit } 2 \\
& \text { Add Out Bit } 3 \\
& \text { Add Out Bit } 2 \\
& \text { Add Out Bit } 1 \\
& \text { Add Out Bit } 0 \\
& \text { Add OUB B Bit } 7 \\
& \text { Add Out Bit } 6 \\
& \hline \text { Add Out Bit } 5 \\
& \text { Add Out Bit } 4 \\
& \text { Add Out Bit } 11 \text { LSB } \\
& \text { Add Out Bit } 10 \\
& \text { Add Out Bit } 9 \\
& \text { Add Out Bit } 8
\end{aligned}
$$




$$
\begin{array}{lc}
\begin{array}{l}
\text { FROM } \\
10-2-2
\end{array} & \begin{array}{c}
\text { FUNCTION } \\
10-2-4
\end{array} \\
10-2-6 & \text { SSYNCB In } \\
10-2-8 & \text { DAGØ (4) In } \\
10-2-10 & \text { E WC In } \\
10-2-12 & \text { DAG } \varnothing \text { (3) In } \\
10-2-14 & \text { DAGØ (1) In In } \\
10-2-16 & \text { ADC-HI Out } \\
10-2-18 & \text { M/M WC Out } \\
10-2-20 & \text { ADC-L0 Out } \\
10-2-22 & \text { ADC2-LO Out } \\
10-2-24 & \text { DAGø (5) In } \\
10-2-26 & 7 / 32 \text { RD Out } \\
10-2-28 & \text { ADC2-Hi Out } \\
10-2-30 & 7 / 32 \text { WR Out } \\
10-2-32 & \text { Spare DOT } \varnothing 8 \varnothing \\
10-2-34 & \text { +5 } \\
10-2-36 & \text { +5 }
\end{array}
$$





PIN
$12-1-2$
$12-1-4$
$12-1-6$
$12-1-8$
$12-1-10$
$12-1-12$
$12-1-14$
$12-1-16$
$12-1-18$
$12-1-20$
$12-1-22$
$12-1-24$
$12-1-26$
$12-1-28$
$12-1-30$
$12-1-32$
$12-1-34$
$12-1-36$

$$
\begin{aligned}
& \text { DAU BOARD 12-2 INVERTEPS AND AUXILIARY SIGNALS }
\end{aligned}
$$

$$
\begin{aligned}
& \begin{array}{l}
\text { PIN } \\
12-2-2 \\
12-2-4 \\
12-2-6 \\
12-2-8 \\
12-2-10 \\
12-2-12 \\
12-2-14 \\
12-2-16 \\
12-2-18 \\
12-2-20 \\
12-2-22 \\
12-2-24 \\
12-2-26 \\
12-2-28 \\
12-2-30 \\
12-2-32 \\
13-2-34 \\
12-2-36
\end{array}
\end{aligned}
$$

CONNECTOR (1)





$$
\begin{aligned}
& \begin{array}{l}
\text { FROM } \\
16-2-1 \\
16-2-3 \\
16-2-5 \\
16-2-7 \\
16-2-9 \\
16-2-11 \\
16-2-13 \\
16-2-15 \\
16-2-17 \\
16-2-19 \\
16-2-21 \\
16-2-23 \\
16-2-25 \\
16-2-27 \\
16-2-29 \\
16-2-31 \\
16-2-33 \\
16-2-35
\end{array} \\
& \text { 입 U Y U U U U } \\
& \begin{array}{c}
\text { BUFFER MEMORY TIMING CIRCUIT } \\
\text { DAU BOARD \#16 }
\end{array}
\end{aligned}
$$









2


EROM
B-4-57
B-4-58
B-4-59
B-4-6ø
B-4-61
B-4-62
B-4-63
B-4-64
B-4-65
B-4-66
B-4-67 $\infty$
0
1
1
1
$\infty$ 69-ォ-を B-4-7 $\varnothing$
 $N$
$i$
$i$
$i$ $B-4-75$
$B-4-80$
$B-4-78$

| FUNCTION |  |
| :---: | :---: |
| BUSD | $D(L S B) \not \varnothing \emptyset$ |
| BUSD | D 91 |
| BUSD | D $\emptyset 2$ |
| BUSD | D $¢ 3$ |
| BUSD | D $\varnothing 4$ |
| BUSD | D 95 |
| BUSD | D $\varnothing 6$ |
| BUSD | D 97 |
| BUSD | D 98 |
| BUSD | D $\varnothing 9$ |
| BUSD | D $1 \varnothing$ |
| BUSD | D 11 |
| BUSD | D 12 |
| BUSD | D 13 |
| BUSD | D 14 |
| BUSD | D (MSB) 15 |
|  | GND |
|  | +5 |



| FROM | FUNCTION | TO | FROM | FUNCTION | TO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ACI | BUSD $\varnothing \varnothing$ | B-4-6 | BH2 | BUSA $\varnothing \varnothing$ | B-4-57 |
| AD2 | BUSD $\varnothing 1$ | B-4-7 | BH1 | BUSA $\varnothing 1$ | B-4-58 |
| AD1 | BUSD $\varnothing 2$ | B-4-8 | BJ2 | BUSA $\varnothing 2$ | B-4-59 |
| AE2 | BUSD $\varnothing 3$ | B-4-9 | BJI | BUSA 93 | B-4-6ø |
| AE1 | BUSD $\varnothing 4$ | B-4-1ø | BK2 | BUSA $\varnothing 4$ | B-4-61 |
| AF 2 | BUSD $\varnothing 5$ | B-4-11 | BKI | BUSA $\varnothing 5$ | B-4-62 |
| AFl | BUSD $\varnothing 6$ | B-4-12 | BL2 | BUSA $\varnothing 6$ | B-4-63 |
| AH2 | BUSD $\varnothing 7$ | B-4-13 | BLI | BUSA $\varnothing 7$ | B-4-64 |
| AHI | BUSD $\varnothing 8$ | B-4-14 | BM2 | BUSA $\varnothing 8$ | B-4-65 |
| AJ 2 | BUSD 99 | B-4-15 | BMI | BUSA 99 | B-4-66 |
| AJI | BUSD $1 \varnothing$ | B-4-16 | BN2 | BUSA $1 \varnothing$ | B-4-67 |
| AK2 | BUSD 11 | B-4-17 | BN1 | BUSA 11 | B-4-68 |
| AK1 | BUSD 12 | B-4-18 | BP2 | BUSA 12 | B-4-69 |
| AL2 | BUSD 13 | B-4-19 | BPI | BUSA 13 | B-4-7ø |
| ALI | BUSD 14 | B-4-2ø | BR2 | BUSA 14 | B-4-71 |
| AM2 | BUSD 15 | B-4-21 | BR1 | BUSA 15 | B-4-72 |
|  |  |  | BS 2 | BUSA 16 | B-4-73 |
|  |  |  | BS 1 | BUSA 17 | B-4-74 |
|  |  |  | BT2 | BUSC | B-4-75 |
|  |  |  | BVI | BUSM | B-4-8ø |
|  |  |  | BUI | BUSYN | B-4-78 |


| FROM | FUNCTION | TO | FROM | FUNCTION | TO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 2 | +5 | +5 | 1 | GND | G |
| 4 | +5 | +5 | 3 | GND | G |
| 6 | DATA IN $\varnothing$ | DSW $\varnothing$ | 5 | DATA OUT 1 | L-1, B-7 |
| 8 | DATA IN 1 | DSW 1 | 7 | DATA OUT $\varnothing$ | L-ø, B-6 |
| $1 \varnothing$ | DATA IN 2 | DSW 2 | 9 | DATA OUT 2 | L-2, B-8 |
| 12 | DATA IN 3 | DSW 3 | 11 | DATA OUT 3 | L-3, B-9 |
| 14 | DATA IN 4 | DSW 4 | 13 | DATA OUT 5 | L-5, B-11 |
| 16 | DATA IN 5 | DSW 5 | 15 | DATA OUT 4 | L-4, B-1ø |
| 18 | DATA IN 6 | DSW 6 | 17 | DATA OUT 6 | L-6, B-12 |
| $2 \varnothing$ | DATA IN 7 | DSW 7 | 19 | DATA OUT 7 | L-7, B-13 |
| 22 | DATA IN 8 | DSW 8 | 21 | DATA OUT 8 | L-8, B-14 |
| 24 | DATA IN 9 | DSW 9 | 23 | DATA OUT 9 | L-9, B-15 |
| 26 | DATA IN $1 \varnothing$ | DSW 1ø | 25 | DATA OUT 11 | L-11, B-17 |
| 28 | DATA IN 11 | DSW 11 | 27 | DATA OUT 1ø | L-1ø, B-16 |
| $3 \varnothing$ | DATA IN 12 | DSW 12 | 29 | DATA OUT 12 | L-12, B-18 |
| 32 | DATA IN 13 | DSW 13 | 31 | DATA OUT 13 | L-13, B-19 |
| 34 | DATA IN 14 | DSW 14 | 33 | DATA OUT 15 | L-15, B-21 |
| 36 | DATA IN 15 | DSW 15 | 35 | DATA OUT 14 | L-14, B-2ø |
| 38 | BUSC | $\begin{aligned} & \text { L-BUSC } \\ & \text { BUSC } 75 \end{aligned}$ | 37 | BUSMI N | BUSM |
| $4 \varnothing$ | BUSMI N | BUSM | 39 | BUSM OUT | L-BUSM, 8ø |
| 42 | +5 | +5 | 41 | GND | G |
| 44 | +5 | +5 | 43 | GND | G |

[^1]| FROM | FUNCTION | TO |
| :---: | :---: | :---: |
| B-57 | BUSA $\varnothing \varnothing$ | ASW $\varnothing$ |
| B-58 | BUSA $\varnothing 1$ | ASW 1 |
| B-59 | BUSA $\varnothing 2$ | ASW 2 |
| $B-6 \varnothing$ | BUSA $\varnothing 3$ | ASW 3 |
| B-61 | BUSA $\varnothing 4$ | ASW 4 |
| B-62 | BUSA $\varnothing 5$ | ASW 5 |
| B-63 | BUSA $\varnothing 6$ | ASW 6 |
| B-64 | BUSA $\varnothing 7$ | ASW 7 |
| B-65 | BUSA $\varnothing 8$ | ASW 8 |
| B-66 | BUSA $\varnothing 9$ | ASW 9 |
| B-67 | BUSA $1 \varnothing$ | ASW 1ø |
| B-68 | BUSA 11 | ASW 11 |
| B-69 | BUSA 12 | ASW 12 |
| $B-7 \varnothing$ | BUSA 13 | ASW 13 |
| B-71 | BUSA 14 | ASW 14 |
| B-72 | BUSA 15 | ASW 15 |
| B-73 | BUSA 16 | ASW 16 |
| B-74 | BUSA 17 | ASW 17 |
| B-75 | BUSC | (L \& SW) BUSC |
| $B-8 \varnothing$ | BUSM | PIN 39 |
| B-78 | BUSYN | (L) BUSYN |
| ASW = ADDRESS SWITCH |  |  |
| L = |  |  |

$\mathrm{L}=\mathrm{LIGHT}$

## LIST OF REFERENCES

1. Naval Postgraduate School Report NPS 62-78-øø1, Digital Control and Processing for a Satellite Communications Monitoring System, by G. W. Bohannan, September 1977.
2. Langston, M. J., Data Acquisition Unit for a SATCOM Signal Analyzer, M.S. Thesis, Naval Postgraduate School, Monterey, CA, June 1978.
3. IOP $16 / 38$ User's Manual, FPS-73løR, Floating Point Systems, July 1977.
4. Software Development Package Manuals, FPS-73ø3, Floating Point Systems, March 1976.
5. Processor Handbook, FPS-7259-ø2, Floating Point Systems, May 1976.
6. Programmers Reference Manual, Part One, FPS-7319, Floating Point Systems, January 1978.
7. Programmers Reference Manual, Part Two, FPS-7319, Floating Point Systems, January 1978.
8. Commander ..... 8(Attn: E. L. Warden, PME-106-112A)Naval Electronic Systems CommandDepartment of the NavyWashington, D.C. 20360
9. Commander ..... 1
(Attn: W. C. Willis, PME-106-11)
Naval Electronic Systems Command Department of the Navy Washington, D.C. 20360
10. Commander ..... 1
(Attn: W. R. Coffman, PME-106-16)
Naval Electronic Systems Command Department of the Navy Washington, D.C. 20360
11. Library ..... 2
Naval Postgraduate School
Monterey, California 93940
12. Office of Research Administration (012A) ..... 1
Naval Postgraduate School
Monterey, California 93940
13. Professor John E. Ohlson ..... 20
Code 620L
Naval Postgraduate School Monterey, California 93940
14. Commander ..... 1
(Attn: LT Gary W. Bohannon, G60)
Naval Security Group 3810 Nebraska Avenue, N.W. Washington, D.C. 20390
15. Commander ..... 1(NESEA)
Patuxent River, Maryland ..... 20670

## U191007


[^0]:    $\triangleleft$ edge connector pin
    O test point

[^1]:    DSW = DATA Switch
    $\mathrm{L}=\mathrm{LIGHT}$

